DIRECT TUNNELLING AND MOSFET BORDER TRAPS

Vladimir Drach


Аннотация


The border traps, in particular slow border traps, are being investigated in metal-oxide-semiconductor structures, utilizing n-channel MOSFET as a test sample. The industrial process technology of test samples manufacturing is described. The automated experimental setup is discussed, the implementation of the experimental setup had made it possible to complete the entire set of measurements. The schematic diagram of automated experimental setup is shown. The charging time characteristic of the ID-VG shift reveals that the charging process is a direct tunnelling process and highly bias dependent.

Ключевые слова


MOSFET; gate oxide; border traps; direct tunnelling

Полный текст:

PDF>PDF (English)

Литература


Fleetwood D.M., Shaneyfelt M.R., Warren W.L., Schwank J.R., Meisenheimer T.L., Winokur P.S. Border traps: issues for MOS radiation response and long-term reliability. Microelectronics Reliability 35, no. 35 (1995): 403-428.

Yao Z.Q., Dimitrijev S., Tanner P., Harrison H.B. Slow current transients in metal-oxide-semiconductor capacitors. Applied Physics Letters 66, no. 19 (1995): 2510-2512.

Ling С.Н., Ah L.К., Yeow Y.T. Observation of current spikes in thin oxide MOS capacitor. Electronics Letters 30, no. 24 (1994): 2077-2079.

Bauza D. Detection of slow traps in the oxide of MOS transistors by a new current DLTS technique. Electro-

nics Letters 30, (1994): 484-485.

Paulsen R.E, White M.H. Theory and application of charge pumping for the characterization of Si-SiO2: interface and near-interface oxide traps. IEEE Transactions on Electron Devices 41, no. 7 (1994): 1213-1216.

Maneglia Y., Bauza D. Extraction of slow oxide trap concentration profiles in metal-oxide-semiconductor transistors using the charge pumping method. Journal of Applied Physics 79, no. 8 (1996): 4187-4192.

Wang T., Chiang L.P., Zous N.K., Chang T.E., Huang C. Characterization of various stress-induced oxide traps in MOSFET’s by using a subthreshold transient current technique. IEEE Transactions on Electron Devices 45, (1998): 1791-1796.

Drach V.E., Rodionov A.V. Border traps in nanoscale MOSFET gate dielectric. V mire nauchnykh otkrytiy [In the World of Scientific Discoveries], no. 10 (58) (2014): 67-79. doi:10.12731/wsd-2014-10-5.

Drach V.E., Rodionov A.V. Elektromagnitnye volny i elektronnye sistemy [Electromagnetic Waves and Electronic Systems] 19, no. 10 (2014): 79-84.

Savic Z., Radjenovic B., Pejovic M., Stojadinovic N. The contribution of border traps to the threshold vol-tage shift in pMOS dosimetric transistors. IEEE Transactions on Nuclear Science 42, no. 4 (1995): 1445-1454.

Bhat N., Saraswat K.C. Characterization of border trap generation in rapid thermally annealed oxides deposited using silane chemistry Journal of Applied Physics 84 (1998): 2722-2726.

McLean F.B. A direct tunnelling model of charge transfer at the insulator-semiconductor interface in MIS devices. U.S. Government Report, 1976.

Bondarenko G.G., Andreev V.V., Drach V.E., Loskutov S.A., Stolyarov M.A. Study of temperature dependence of positive charge generation in thin dielectric film of MOS structure under high-fields. Thin Solid Films 515, no. 2. (2006): 670-673. doi: 10.1016/j.tsf.2005.12.236


Ссылки

  • На текущий момент ссылки отсутствуют.


(c) 2016 International Journal of Advanced Studies



Контент доступен под лицензией Creative Commons Attribution-NonCommercial-NoDerivs 4.0.

ISSN 2328-1391 (print), ISSN 2227-930X (online)